The growing complexity and shrinking geometries of modern device technologies are making high-density, low-voltage devices increasingly susceptible to the influences of electrical noise, process variation, transistor aging, and the effects of natural radiation. The system-level impact of these errors can be far-reaching. Growing concern about intermittent errors, unstable storage cells, and the effects of aging are influencing system design. This workshop provides a forum for discussing current research and practice in system-level error management. Participants from industry and academia explore both current technologies and future research directions (including nanotechnology). SELSE is soliciting papers that address the system-level effects of errors from a variety of perspectives: architectural, logical, circuit-level, and semiconductor processes. Case studies are also solicited. Key areas of interest are (but not limited to): Technology trends and the impact on error rates New error mitigation techniques Characterizing the overhead and design complexity of error mitigation techniques Case studies describing the engineering tradeoffs necessary to decide what mitigation technique to apply Experimental data System-level models: derating factors and validation of error models Error handling protocols (higher-level protocols for robust system design)
03月26日
2013
03月27日
2013
注册截止日期
2022年05月19日
2022 18th IEEE Workshop on Silicon Errors in Logic - System Effects (SELSE)2021年04月21日 美国 Los Angeles
2021 17th IEEE Workshop on Silicon Errors in Logic - System Effects2019年03月26日 美国 Palo Alto
2019 15th IEEE Workshop on Silicon Errors in Logic - System Effects2018年04月03日 美国
2018 14th IEEE Workshop on Silicon Errors in Logic - System Effects2017年03月21日 美国 Boston,USA
2017 13th IEEE Workshop on Silicon Errors in Logic - System Effects2016年03月29日 美国 Austin
12th IEEE Workshop on Silicon Errors in Logic - System Effects (SELSE)2015年03月31日 美国
The 11th Workshop on Silicon Errors in Logic - System Effects2014年04月01日 美国
2014 IEEE Workshop on Silicon Errors in Logic - System Effects
留言