560 / 2019-03-14 21:51:24
A High Speed Extension Field Multiplier forPairing Acceleration
pairing computation,residue number system,hardware implmentation
终稿
GUANTONG SU / Institute of Microelectronics, Tsinghua University
XINGJUN WU / Institute of Microelectronics, Tsinghua University
GUOQIANG BAI / Institute of Microelectronics, Tsinghua University
In this paper, we present a high performance extension field multiplier for pairing acceleration on reconfigurable device. It is shown that combining Residue Number System (RNS), which is designed for concurrent architecture and modern FPGA programmable logic array. The parallelism of RNS can be fully exploited. The proof of concept is implemented on a Xilinx Ultrascale+ FPGA, which takes 352 DSPs and accomplish a $\mathbb{F}_{p^6}$ multiplication in 44 cycles at a 500MHz clock frequency.
重要日期
  • 会议日期

    06月12日

    2019

    06月14日

    2019

  • 06月12日 2019

    初稿截稿日期

  • 06月14日 2019

    注册截止日期

承办单位
Xi'an University of Technology
联系方式
历届会议
移动端
在手机上打开
小程序
打开微信小程序
客服
扫码或点此咨询