559 / 2019-03-14 21:21:05
A 1.25-8.5 Gb/s wide range CDR with locking detector in 40 nm CMOS technology
clock and data recover,wide range,bang-bang phase detector,locking detector
终稿
Wenhuan Luan / Institute of Microelectronics, Tsinghua University
Xiangyu Li / The Institute of Microelectronics, Tsinghua University
Dengjie Wang / Institute of Microelectronics, Tsinghua University
Ziqiang Wang / Institute of Microelectronics, Tsinghua University
Xin Lin / Institute of Microelectronics, Tsinghua University
Mao Li / Institute of Microelectronics, Tsinghua University
A 1.25-8.5 Gb/s wide range clock and data recovery (CDR) circuit in a multi-protocol SerDes is presented in this paper. The CDR is based on phase interpolator (PI). The local off-chip reference clock is interpolated by the PI to recover the clock at the same frequency as the data rate. Then CDR could retime received data with input jitter and noise in order to export clean waveforms. The circuit is designed in 40nm CMOS technology at 1.1 V supply voltage. Measured results show that bit error rate (BER) is less than 1e-9 and jitter tolerance (JTOL) agrees with template requirements at 1.25-8.5 Gb/s.
重要日期
  • 会议日期

    06月12日

    2019

    06月14日

    2019

  • 06月12日 2019

    初稿截稿日期

  • 06月14日 2019

    注册截止日期

承办单位
Xi'an University of Technology
联系方式
历届会议
移动端
在手机上打开
小程序
打开微信小程序
客服
扫码或点此咨询