547 / 2019-03-14 17:18:15
An Efficient Methodology of Building Power System on Chip
power SoC, voltage domain, PSO, voltage drop
终稿
Zhao Ziwei / Northwestern Polytechnical University
Luo Xuan / Northwestern Polytechnical University
Wang Jia / Northwestern Polytechnical University
Wei Xiaomin / Northwestern Polytechnical University
Zheng Ran / Northwestern Polytechnical University
Hu Yann / University of Strasbourg
The regulator number and location are critical issues in the design of power system on chip. In order to achieve optimized number and location of the regulators, an efficient methodology of building power system on chip is proposed. All loads are firstly divided into their own voltage domain, where only one regulator supplies power. The voltage domain is built and continues developing, till the sum of the load current exceeds the maximum output current of regulator. The optimized location of regulator is calculated by the particle swarm optimization (PSO). The time and memory required are reduced. The proposed algorithm has been realized by MATLAB. The results were verified by IBM power grid analysis benchmarks. Compared with the IBM benchmarks’ own power distribution, voltage drop is decreased by the proposed algorithm.
重要日期
  • 会议日期

    06月12日

    2019

    06月14日

    2019

  • 06月12日 2019

    初稿截稿日期

  • 06月14日 2019

    注册截止日期

承办单位
Xi'an University of Technology
联系方式
历届会议
移动端
在手机上打开
小程序
打开微信小程序
客服
扫码或点此咨询