540 / 2019-03-12 10:18:46
A High Linearity T&H circuit for 1GHz Pipeline ADC in 65nm CMOS
ADC, buffer, pipeline, Track-Hold
终稿
wu haijun / CETC, No. 58 institute
A 3.3/2.5V/1.2V high linearity track-and-hold (T&H) circuit for 1GHz Pipeline analog to digital converter (ADC) in 65nm CMOS is implemented. It includes the two input buffer with source follower, bias and common mode voltage and generated part, input-impedance matching network and SPI part. Input-impedance matching network include a 50-Ω/100-Ω/200-Ω resistor controlled with SPI. The simulated results show that the SFDR and SNDR of the input buffer can get 89dB and 88dB, respectively. The power consumption is 158mW with 3.3V and 2.5V supply.
重要日期
  • 会议日期

    06月12日

    2019

    06月14日

    2019

  • 06月12日 2019

    初稿截稿日期

  • 06月14日 2019

    注册截止日期

承办单位
Xi'an University of Technology
联系方式
历届会议
移动端
在手机上打开
小程序
打开微信小程序
客服
扫码或点此咨询