527 / 2019-03-08 15:55:23
A 56-Gb/s PAM4 Continuous-Time Linear Equalizer in 40-nm CMOS Technology
CTLE,capacitive degeneration,inductive peaking,inverter-based TIA,56-Gb/s PAM4 signal
全文被拒
Tang Minzhe / Department of Electrical and Electronic Engineering, Southern University of Science and Technology
This design presents a 56-Gb/s PAM4 CTLE in 40-nm CMOS. By adopting capacitive degeneration, inductive peaking and inverter-based TIA, the CTLE achieves a maximum peaking frequency at 24 GHz, DC-gain at − 0.3 dB and 8-dB gain boosting at high frequency from a 1-V voltage supply, which can recover the eye diagram of the 56-Gb/s PAM4 signal form distortion due to the 13-dB channel loss at high frequency.
重要日期
  • 会议日期

    06月12日

    2019

    06月14日

    2019

  • 06月12日 2019

    初稿截稿日期

  • 06月14日 2019

    注册截止日期

承办单位
Xi'an University of Technology
联系方式
历届会议
移动端
在手机上打开
小程序
打开微信小程序
客服
扫码或点此咨询