484 / 2019-02-28 12:00:58
An Efficient Real-Time Two-Dimensional CA-CFAR Hardware Engine
FPGA,CA-CFAR,hardware engine
终稿
Mengyao Zhang / Institute of Microelectronics,Tsinghua University
Xiangyu Li / Institute of Microelectronics,Tsinghua University
In this paper, an FPGA-based implementation of two-dimensional cell average constant false alarm rate (CA-CFAR) hardware engine applied in range-doppler map (RDM) is presented. A lot of operations are reduced by avoiding repeated calculations. Data can be handled in real time through pipeline. The implementation results with an xc7a100tcsg324-1 FPGA device are that 2816 look-up tables (LUTs) are used in the design and the throughput is 114.19 million cells per second.
重要日期
  • 会议日期

    06月12日

    2019

    06月14日

    2019

  • 06月12日 2019

    初稿截稿日期

  • 06月14日 2019

    注册截止日期

承办单位
Xi'an University of Technology
联系方式
历届会议
移动端
在手机上打开
小程序
打开微信小程序
客服
扫码或点此咨询