369 / 2019-01-14 16:05:40
A high speed fully self-timed SAR ADC with an on-chip adapative reference buffer
SAR ADC,fully self-timed,adaptive reference buffer,redundancy,monotonic switching
终稿
Yifei Zhao / Tianjin University
Mao Ye / Tianjin University
Man Gao / Tianjin University
Yiqiang Zhao / Tianjin University
This paper presents a 12bit 100Ms/s fully-self timed SAR ADC. A timer circuit is introduced in order to self-time the sub-ADC settlement. Redundancy and monotonic switching techniques are adopted to further enhance the conversion speed. A source follower based high speed reference buffer is included on the chip. To adaptively adjust the drive strength under different PVT condition, a bias current adjustment feedback loop is designed. The proposed SAR ADC is designed with 55nm CMOS process, the active core circuit occupies an area of 560µm*320µm. The simulated result indicates that 75.2dB SFDR, 70.7dB SNR, 69dB SNDR are achieved.
重要日期
  • 会议日期

    06月12日

    2019

    06月14日

    2019

  • 06月12日 2019

    初稿截稿日期

  • 06月14日 2019

    注册截止日期

承办单位
Xi'an University of Technology
联系方式
历届会议
移动端
在手机上打开
小程序
打开微信小程序
客服
扫码或点此咨询