181 / 2016-12-22 14:39:34
Simulation Analysis and and Performance Evaluation of Four Innovative Routers for Network on Chip
network on chip , reconfigurable routers p,power,area
摘要录用
Himani Mittal / J.S.S.A.T.E NOIDA
Dr. Yogendera kumar Singh / Galgotia university
Network on Chip (NOC) a new design emerging offers a promising architectural choice for future systems on chips. NOC architectures offer a packet switched communication among functional cores on the chip. NOC architectures also apply concepts from computer .In our work we analysed the series of simulation results of four innovative routers . All the results are useful for design of an appropriate switch for the NOC.This work reports experimental results based on the simulation of four innovative routers using verilog in modelsim enviornment . Performance analysis is also done by comparing their simulation results . Performance analysis is usually done by simulation at the Transaction Level – TL or at the Register Transfer Level – RTL. TL provides smaller simulation time, while RTL provides more accuracy in results, which is very necessary during the design phase of a NoC. However, the performance characterization of a large NoCs by means of RTL simulation is time costly and requires several hours of computing.The performance evaluation of a NoC can be also speeded up by doing it directly on hardware as FPGA instead of using simulation models.
重要日期
  • 会议日期

    03月22日

    2017

    03月24日

    2017

  • 02月15日 2017

    初稿截稿日期

  • 02月20日 2017

    初稿录用通知日期

  • 02月22日 2017

    终稿截稿日期

  • 03月24日 2017

    注册截止日期

移动端
在手机上打开
小程序
打开微信小程序
客服
扫码或点此咨询