A Duty-Cycle Monitor Supporting A Wide Frequency Range of Clock Signal
编号:58 访问权限:仅限参会人 更新:2021-08-19 20:48:40 浏览:445次 口头报告

报告开始:2021年08月19日 21:45(Asia/Shanghai)

报告时间:20min

所在会场:[RS] Regular Paper Session [RS2] A2. Fault Monitoring, Detecting, and Modeling

视频 无权播放 演示文件

提示:该报告下的文件权限为仅限参会人,您尚未登录,暂时无法查看。

摘要
This paper presents a synthesizable 50% Duty-Cycle Monitor (DCM) supporting a wide range of clock frequency from 100MHz to 1.2GHz, using in a 90nm CMOS process. We demonstrate that a wide frequency range and a high resolution can be achieved by only standard cells with a reasonable amount of area overhead. Such a design can be easily used as an off-the-shelf IP to check the duty-cycle of a clock signal that should remain at 50% at all times when used in a Double- Data-Rate (DDR) application that captures data at both the rising and the falling clock edges. In our design, a feature – called clock frequency adjustment scheme – is developed to achieve robustness in various process and environmental conditions. The benefit of using such a monitor is that an alarm of performance hazard can be raised whenever there is an excessive Duty-Cycle Error on a DDR clock signal.
关键词
Duty-Cycle;Duty-Cycle Monitor;Double Data Rate;Synthesizable Design;Wide Range
报告人
Chen-Lin Tsai
NTHU

Chen-Lin Tsai received his B.S. degree in Mechanical Engineering from National Chiao Tung University, Taiwan, in 2019, and study M.S. degree in Electrical Engineering from National Tsing Hua University. His research interest are mainly in IC design and the test methods for multi-die integrated ICs.

发表评论
验证码 看不清楚,更换一张
全部评论
重要日期
  • 会议日期

    08月18日

    2021

    08月20日

    2021

  • 05月10日 2021

    初稿截稿日期

  • 08月16日 2021

    提前注册日期

  • 08月19日 2021

    报告提交截止日期

  • 08月20日 2021

    注册截止日期

主办单位
IEEE
Tongji University
Chinese Computer Federation
承办单位
Tongji University
历届会议
移动端
在手机上打开
小程序
打开微信小程序
客服
扫码或点此咨询