80 / 2020-04-12 09:54:13
A 12-bit 100-Msps DAC with 75.3 dB SFDR Using Randomized Biasing Current Source Selection for Real-time FOG Systems
DAC,current sense,mismatch,random number generation,return to zero
全文录用
Chua-Chin Wang / National Sun Yat-Sen University
Hsin-Cheng Liu / National Sun Yat-Sen University
U-Fat Chio / Chongqing University of Posts and Telecommunications
Yung-Jr Hung / National Sun Yat-Sen University
Yi-Jen Chiu / National Sun Yat-Sen University
In this investigation, a randomized current source selection approach to reduce the current mismatch for
a 12-bit current steering DAC (digital to analog converter) particularly designed for
the applications in FOG (fiber optic gyroscope) systems is demonstrated with TSMC 40 nm CMOS technology. The
proposed randomized selection and mismatch reduction approach takes advantage of a near wide-bandwidth
white noise generator to generate an unpredictable seed for digital PRNG (pseudo-random number generator)
such that the correlation of the selected current sources between adjacent conversions is drastically
reduced. Not only is the mismatch of current sources reduced, the dynamic performance, namely SFDR
(spur-free dynamic range), is improved. Besides, RTZ (return to zero) is carried out by individual
single logic gates to reduce the delay as well as the chip area. Based on post-layout simulations,
the conversion rate is over 100 Mbps, 32.81 mW at 0.9 V supply voltage. INL and DNL are 1.940 and 0.080,
respectively. Most important of all, SFDR is found to be 76.80 dBc at fin=10MHz, which is
1/10 of the system clock rate, to attain over 11 bits of ENOB (effective number of bits).
重要日期
  • 会议日期

    07月10日

    2021

    07月12日

    2021

  • 05月10日 2021

    初稿截稿日期

  • 07月06日 2021

    注册截止日期

主办单位
长沙理工大学
协办单位
IEEE Electron Devices Society
IEEE
联系方式
历届会议
移动端
在手机上打开
小程序
打开微信小程序
客服
扫码或点此咨询