103 / 2020-08-08 18:06:55
A 1.3mW 8-bit Two-step Time-to-Digital Converter
Two-step Time-to-Digital,Successive Approximation Register
终稿
MingHim LUI / Peking University Shenzhen Graduate School
Bo Wang / Peking University Shenzhen Graduate School
yiheng xi / Peking University of Shenzhen Graduate School
chen zhang / Peking University of Shenzhen Graduate School
A 1.3mW 8-bit Two-step Time-to-Digital Converter (TDC) with 3.8-ps resolution is proposed. It combines the advantages of the SAR and Vernier TDCs to improve the resolution and the dynamic range while holding the low power. The proposed Two-step TDC cancels the time amplifier to avoid its nonlinear problem. The whole architecture consists of coarse conversion and fine conversion. The coarse conversion uses the structure of successive approximation register, and the fine conversion uses the structure of Vernier. In order to compose these two TDCs well, a residual time generating circuit and an absolute value circuit are proposed and designed. The TDC circuit conversion rate is 60MS/s. The DNL and INL are 0.46(LSB) and 2.3(LSB), respectively. The occupied area of TDC is 0.036mm2.
重要日期
  • 会议日期

    07月10日

    2021

    07月12日

    2021

  • 05月10日 2021

    初稿截稿日期

  • 07月06日 2021

    注册截止日期

主办单位
长沙理工大学
协办单位
IEEE Electron Devices Society
IEEE
联系方式
历届会议
移动端
在手机上打开
小程序
打开微信小程序
客服
扫码或点此咨询